I agree that this site is using cookies. You can find further informations
here
.
X
Login
Merkliste (
0
)
Home
About us
Home About us
Our history
Profile
Press & public relations
Friends
The library in figures
Exhibitions
Projects
Training, internships, careers
Films
Services & Information
Home Services & Information
Lending and interlibrary loans
Returns and renewals
Training and library tours
My Account
Library cards
New to the library?
Download Information
Opening hours
Learning spaces
PC, WLAN, copy, scan and print
Catalogs and collections
Home Catalogs and Collections
Rare books and manuscripts
Digital collections
Subject Areas
Our sites
Home Our sites
Central Library
Law Library (Juridicum)
BB Business and Economics (BB11)
BB Physics and Electrical Engineering
TB Engineering and Social Sciences
TB Economics and Nautical Sciences
TB Music
TB Art & Design
TB Bremerhaven
Contact the library
Home Contact the library
Staff Directory
Open access & publishing
Home Open access & publishing
Reference management: Citavi & RefWorks
Publishing documents
Open Access in Bremen
zur Desktop-Version
Toggle navigation
Merkliste
1 Ergebnisse
1
Column-Weighted Probabilistic GDBF Decoder for Irregular LD..:
, In:
2023 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)
,
He, Changfu
;
Deng, Keyue
;
Song, Suwen
. - p. 1-6 , 2023
Link:
https://doi.org/10.1109/ISVLSI59464.2023.10238556
RT T1
2023 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)
: T1
Column-Weighted Probabilistic GDBF Decoder for Irregular LDPC Codes
UL https://suche.suub.uni-bremen.de/peid=ieee-10238556&Exemplar=1&LAN=DE A1 He, Changfu A1 Deng, Keyue A1 Song, Suwen A1 Wang, Zhongfeng YR 2023 SN 2159-3477 K1 Degradation K1 Simulation K1 Computer architecture K1 Very large scale integration K1 Probabilistic logic K1 Parity check codes K1 Hardware K1 Low-density parity-check codes K1 irregular codes K1 bit-flipping K1 column-wise weighting factor K1 hardware implementation SP 1 OP 6 LK http://dx.doi.org/https://doi.org/10.1109/ISVLSI59464.2023.10238556 DO https://doi.org/10.1109/ISVLSI59464.2023.10238556 SF ELIB - SuUB Bremen
Export
RefWorks (nur Desktop-Version!)
Flow
(Zuerst in
Flow
einloggen, dann importieren)