I agree that this site is using cookies. You can find further informations
here
.
X
Login
Merkliste (
0
)
Home
About us
Home About us
Our history
Profile
Press & public relations
Friends
The library in figures
Exhibitions
Projects
Training, internships, careers
Films
Services & Information
Home Services & Information
Lending and interlibrary loans
Returns and renewals
Training and library tours
My Account
Library cards
New to the library?
Download Information
Opening hours
Learning spaces
PC, WLAN, copy, scan and print
Catalogs and collections
Home Catalogs and Collections
Rare books and manuscripts
Digital collections
Subject Areas
Our sites
Home Our sites
Central Library
Law Library (Juridicum)
BB Business and Economics (BB11)
BB Physics and Electrical Engineering
TB Engineering and Social Sciences
TB Economics and Nautical Sciences
TB Music
TB Art & Design
TB Bremerhaven
Contact the library
Home Contact the library
Staff Directory
Open access & publishing
Home Open access & publishing
Reference management: Citavi & RefWorks
Publishing documents
Open Access in Bremen
zur Desktop-Version
Toggle navigation
Merkliste
1 Ergebnisse
1
A 12-bit 10GS/s 16-Channel Time-Interleaved ADC with a Digi..:
, In:
2022 IEEE Symposium on VLSI Technology and Circuits (VLSI Technology and Circuits)
,
Moon, Kyoung-Jun
;
Oh, Dong-Ryeol
;
Park, Young-Hyo
... - p. 172-173 , 2022
Link:
https://doi.org/10.1109/VLSITechnologyandCir46769.2022..
RT T1
2022 IEEE Symposium on VLSI Technology and Circuits (VLSI Technology and Circuits)
: T1
A 12-bit 10GS/s 16-Channel Time-Interleaved ADC with a Digital Processing Timing-Skew Background Calibration in 5nm FinFET
UL https://suche.suub.uni-bremen.de/peid=ieee-9830208&Exemplar=1&LAN=DE A1 Moon, Kyoung-Jun A1 Oh, Dong-Ryeol A1 Park, Young-Hyo A1 Lee, Kyung-Hoon A1 Park, Sun-Jae A1 Lee, Sung-No A1 Hwang, Hee-Chang A1 Shin, Hyo-Chul A1 Cho, Young-Jae A1 Choi, Michael A1 Shin, Jong-Shin YR 2022 SN 2158-9682 K1 Power demand K1 Prototypes K1 Very large scale integration K1 FinFETs K1 Calibration SP 172 OP 173 LK http://dx.doi.org/https://doi.org/10.1109/VLSITechnologyandCir46769.2022.9830208 DO https://doi.org/10.1109/VLSITechnologyandCir46769.2022.9830208 SF ELIB - SuUB Bremen
Export
RefWorks (nur Desktop-Version!)
Flow
(Zuerst in
Flow
einloggen, dann importieren)